# Sup*IR*Buck™

## **USER GUIDE FOR IR3811 EVALUATION BOARD**

### DESCRIPTION

The IR3811 is a synchronous buck converter, providing a compact, high performance and flexible solution in a small 5mmx6mm Power QFN package.

Key features offered by the IR3811 include, tracking capability for memory application, programmable soft-start ramp, precision 0.6V reference voltage, thermal protection, fixed 600kHz switching frequency requiring no external component, input under-voltage lockout for proper start-up, and pre-bias start-up. An output over-current protection function is implemented by sensing the voltage developed across the on-resistance of the synchronous rectifier MOSFET for optimum cost and performance.

This user guide contains the schematic and bill of materials for the IR3811 evaluation board. The guide describes operation and use of the evaluation board itself. Detailed application information for IR3811 is available in the IR3811 data sheet.

### **BOARD FEATURES**

- V<sub>in</sub> = +12V (13.2V Max)
- Tracking Input
- V<sub>out</sub> = 0.75V @ 0- 7A V<sub>p</sub>:0.6V
- L= 0.6uH
- C<sub>in</sub>= 3x10uF (ceramic 1206) + 330uF (electrolytic)
- C<sub>out</sub>= 6x22uF (ceramic 0805)

### CONNECTIONS and OPERATING INSTRUCTIONS

A well regulated +12V input supply should be connected to VIN+ and VIN-. A maximum 7A load should be connected to VOUT+ and VOUT-. The connection diagram is shown in Fig. 1 and inputs and outputs of the board are listed in Table I.

IR3811 has two input supplies, one for biasing (Vcc) and the other as input voltage (Vin). These inputs are connected on the board with a zero ohm resistor (R15). Separate supplies can be applied to these inputs. <u>Vcc input cannot be connected unless R15 is removed</u>. Vcc input should be a well regulated 5V-12V supply and it would be connected to Vcc+ and Vcc-.

Vp pin is connected to the internal reference (Vref) via R14 as the default configuration. External input can be applied to Vp. *For tacking applications, R14 should be removed, R17 should be inserted, and the external tracking source should be applied between Vp\_Ext and Agnd.* The value of R17 and R28 can be selected to provide the desired ratio between the output voltage and the tracking input. *For proper operation of IR3811, the voltage at Vp pin should be kept between 0.2V to 1.0V.* 

| Connection | Signal Name                   |  |
|------------|-------------------------------|--|
| VIN+       | V <sub>in</sub> (+12V)        |  |
| VIN-       | Ground of V <sub>in</sub>     |  |
| Vcc+       | Optional Vcc input            |  |
| Vcc-       | Ground for optional Vcc input |  |
| VOUT-      | Ground of V <sub>out</sub>    |  |
| VOUT+      | V <sub>out</sub> (+1.8V)      |  |
| Vp_Ext     | Optional Tracking input       |  |
| Agnd       | Analog (Signal) Ground        |  |

#### Table I. Connections

## LAYOUT

The PCB is a 4-layer board. All of layers are 2 Oz. copper. The IR3811 SupIRBuck and all of the passive components are mounted on the top side of the board.

Power supply decoupling capacitors, the charge-pump capacitor and feedback components are located close to IR3811. The feedback resistors are connected to the output voltage at the point of regulation and are located close to the SupIRBuck.

To improve efficiency, the circuit board is designed to minimize the length of the on-board power ground current path.

### **Connection Diagram**



Fig. 1: Connection diagram of IR3811 evaluation board

# IRDC3811

# International **IOR**Rectifier



Fig. 2: Board layout, top overlay









Fig. 4: Board layout, mid-layer I



Fig. 5: Board layout, mid-layer II

# International **IOR**Rectifier



Fig. 6: Schematic of the IR3811 evaluation board

## **Bill of Materials**

| ltem | Quantity | Designator                 | Value  | Description                                      | Size          | Manufacturer               | Mfr. Part Number  |
|------|----------|----------------------------|--------|--------------------------------------------------|---------------|----------------------------|-------------------|
| 1    | 1        | C1                         | 330uF  | SMD Electrolytic, 25V, 20%                       | SMD           | Panasonic                  | EEV-FK1E331P      |
| 2    | 3        | C2 C3 C4                   | 10uF   | Ceramic, 16V, X7R, 10%                           | 1206          | Panasonic                  | ECJ-3YX1C106K     |
| 3    | 5        | C7 C10 C12<br>C14 C25      | 0.1uF  | Ceramic, 50V, X7R, 10%                           | 0603          | Panasonic                  | ECJ-1VB1H104K     |
| 4    | 1        | C27                        | 0.01uF | Ceramic, 16V, X7R, 10%                           | 0603          | Panasonic                  | ECJ-1VB1C103K     |
| 5    | 1        | C8                         | 180pF  | Ceramic, 50V, NPO, 5%                            | 0603          | Murata                     | GRM1885C1H181JA01 |
| 6    | 1        | C11                        | 39pF   | Ceramic, 50V, NPO, 5%                            | 0603          | Murata                     | GRM1885C1H390JA01 |
| 7    | 1        | C13                        | 1uF    | Ceramic, 16V, X5R, 10%                           | 0603          | Panasonic                  | ECJ-1VB1C105K     |
| 8    | 6        | C15 C16 C17<br>C18 C19 C20 | 22uF   | Ceramic, 6.3V, X5R, 20%                          | 0805          | Panasonic                  | ECJ-2FB0J226M     |
| 9    | 1        | C24                        | 560pF  | Ceramic, 50V, NPO, 5%                            | 0603          | Murata                     | GRM1885C1H561JA01 |
| 10   | 1        | C26                        | 2200pF | Ceramic, 50V, NPO, 5%                            | 0603          | Murata                     | GRM1885C1H222JA01 |
| 11   | 1        | D1                         | BAT54S | Diode Schottky ,40V,<br>200mA                    | SOT-23        | Fairchild                  | BAT54S            |
| 12   | 1        | L1                         | 0.6uH  | SMT Inductor, 1.7mOhm, 20%                       | 11.5x<br>10mm | Delta                      | MPL104-0R6        |
| 13   | 1        | R1                         | 8.66K  | Thick film, 1/10W, 1%                            | 0603          | Vishey/Dale                | CRCW06038K66FKEA  |
| 14   | 1        | R3                         | 226K   | Thick film, 1/10W, 1%                            | 0603          | Vishey/Dale                | CRCW0603226KFKEA  |
| 15   | 1        | R2                         | 56.2K  | Thick film, 1/10W, 1%                            | 0603          | Vishey/Dale                | CRCW060356K2FKEA  |
| 16   | 1        | R4                         | 4.32K  | Thick film, 1/10W, 1%                            | 0603          | Vishey/Dale                | CRCW06034K32FKEA  |
| 17   | 1        | R6                         | 20     | Thick film, 1/10W, 1%                            | 0603          | Vishey/Dale                | CRCW060320R0FKEA  |
| 18   | 3        | R9 R14 R15                 | 0      | Thick film, 1/10W, 1%                            | 0603          | Vishey/Dale                | CRCW06030000Z0EA  |
| 19   | 1        | R12                        | 6.98K  | Thick film, 1/10W, 1%                            | 0603          | Vishey/Dale                | CRCW06036K98FKEA  |
| 20   | 1        | U1                         | IR3811 | 600kHz, 7A, SupIRBuck<br>Module                  | 5x6mm         | International<br>Rectifier | IR3811            |
| 21   | 2        | -                          | -      | Banana Jack, Insulated<br>Solder Terminal, Black | -             | Johnson<br>Components      | 105-0853-001      |
| 22   | 1        | -                          | -      | Banana Jack- Insulated<br>Solder Terminal, Red   | -             | Johnson<br>Components      | 105-0852-001      |
| 23   | 1        | -                          | -      | Banana Jack- Insulated<br>Solder Terminal, Green | -             | Johnson<br>Components      | 105-0854-001      |

#### TYPICAL OPERATING WAVEFORMS Vin=Vcc=12.0V, Vp=0- 0.6V, Vo=0.75V, Io=0- 7A, Room Temperature, No Air Flow



#### TYPICAL OPERATING WAVEFORMS Vin=Vcc=12V, Vo=0.75V, Io=3.5A-7A, Room Temperature, No Air Flow





# International **IR**Rectifier

#### TYPICAL OPERATING WAVEFORMS Vin=Vcc=12V, Vo=0.75V, Io=7A, Room Temperature, No Air Flow



Fig. 14: Bode Plot at 7A load shows a bandwidth of 44kHz and phase margin of 50 degrees

#### TYPICAL OPERATING WAVEFORMS Vin=12V, Vo=0.75V, Io=0-7A, Room Temperature, No Air Flow



**IRDC3811** 

THERMAL IMAGES Vin=Vcc=12V, Vo=0.75V, Io=7A, Room Temperature, No Air Flow



Fig. 17: Thermal Image at 7A load Test point 1 is the IR3811

### **PCB Metal and Components Placement**

The lead lands (the 11 IC pins) width should be equal to the nominal part lead width. The minimum lead to lead spacing should be  $\geq$  0.2mm to minimize shorting.

Lead land length should be equal to the maximum part lead length + 0.3 mm outboard extension. The outboard extension ensures a large and inspectable toe fillet.

The pad lands (the 4 big pads other than the 11 IC pins) length and width should be equal to maximum part pad length and width. However, the minimum metal to metal spacing should be no less than 0.17mm for 2 oz. Copper; no less than 0.1mm for 1 oz. Copper and no less than 0.23mm for 3 oz. Copper.



### Solder Resist

It is recommended that the lead lands are Non Solder Mask Defined (NSMD). The solder resist should be pulled away from the metal lead lands by a minimum of 0.025mm to ensure NSMD pads.

The land pad should be Solder Mask Defined (SMD), with a minimum overlap of the solder resist onto the copper of 0.05mm to accommodate solder resist mis-alignment.

Ensure that the solder resist in between the lead lands and the pad land is  $\geq$  0.15mm due to the high aspect ratio of the solder resist strip separating the lead lands from the pad land.



PCB Solder Resist

## Stencil Design

- The Stencil apertures for the lead lands should be approximately 80% of the area of the lead lads. Reducing the amount of solder deposited will minimize the occurrences of lead shorts. If too much solder is deposited on the center pad the part will float and the lead lands will be open.
- The maximum length and width of the land pad stencil aperture should be equal to the solder resist opening minus an annular 0.2mm pull back to decrease the incidence of shorting the center land to the lead lands when the part is pushed into the solder paste.



Stencil Aperture All Dimensions in mm



IR WORLD HEADQUARTERS: 233 Kansas St., El Segundo, California 90245, USA Tel: (310) 252-7105 TAC Fax: (310) 252-7903 This product has been designed and qualified for the Consumer market. Visit us at www.irf.com for sales contact information

Data and specifications subject to change without notice. 11/07